Cloud native EDA tools & pre-optimized hardware platforms
The Synopsys Custom Design Family includes breakthrough technologies in simulation, reliability analysis, analog design closure, layout automation and signoff. Below are articles and blogs which highlight applications, innovations, uses and key technologies that make the Synopsys Custom Design Family the most productive analog design solution in the market.
The need for higher bandwidth networking equipment as well as connectivity in the cloud and hyperscale data centers is driving the switch technology transition from 25T (terabytes) to 50T and soon to 100T. This blog describes the design tradeoffs in the choice of multiplexer architecture, equalizer design, serialization technique, and output driver.
This blog will describe the experience of collaborating with customers on a new technology for reducing the number of analog design iterations in order to achieve the goals of getting to market quickly while delivering high quality at low cost.
The chip industry is poised for another change in transistor structure as gate-all-around (GAA) FETs replace finFETs at 3nm and below, creating a new set of challenges for design teams that will need to be fully understood and addressed.
With increasingly tougher analog design deliveries, now it is the perfect time to take PCells’ power to another level by unleashing fresh wave of innovation, new methodologies and workflows, with Custom Compiler™ User-Defined Device (UDD). Learn what is UDD and why is it needed?
What’s driving the momentum behind customers’ adoption of a more modern solution for analog and mixed-signal design? Learn about various analog/mixed-signal design challenges, considerations and technologies that deliver faster layout and design closure. Learn how Synopsys provides designers an accelerated path to meet their design requirements and time-to-market targets.