Cloud native EDA tools & pre-optimized hardware platforms
Formal Validation of a Datapath Pipelined Design with VC Formal
Synopsys Webinar | On Demand
Finite Impulse Response (FIR) filters are widely used in communication, consumer electronics, and many other digital signal process (DSP) applications. A FIR filter includes a complex pipelined datapath based on arithmetic functions such as multipliers with its output at any given time depending on the previous state. Exhaustive verification of an FIR filter is important to catch all possible design issues. In this Synopsys webinar, we will showcase how to use Synopsys VC Formal DPV, a formal verification app for datapath validation, to accomplish the challenging verification tasks.
Lead Application Engineer EU
Synopsys
Laureano Carrasco Costilla is a Lead Application Engineer for VC Formal at Synopsys based in Munich, Germany. His technical expertise and interests lie with Formal Verification, ESL design, AI/ML, emulation and prototyping. Laureano holds a MSc in Physics from UVa and a Master on Business Direction and Marketing by UNED, Spain.